Skip to main content
Proceedings & Reports

RISC-V Day in Shanghai Proceedings

By July 5, 2018October 1st, 2020No Comments

RISC-V Day in Shanghai

June 30, 2018

 

The RISC-V Day in Shanghai, China took place on June 30, 2018. Hosted by Fudan University in Shanghai, the event included in-depth technical presentations and updates on the RISC-V architecture, a speaking lineup from leading technology companies and research institutions in the RISC-V ecosystem and networking opportunities.

Proceedings

Check out the slides from each of the sessions below.

Time Event Speaker, Affiliation Slides
8:00 am Registration & Networking
8:40 am Welcome Speech 欢迎致辞 Xiaoyang Zeng, Fudan University
8:45 am Status Of RISC-V Foundation And APAC Group 开场介绍:RISC-V基金会及其APAC小组最新进展 Charlie Su, Andes Technology Corporation Slides
9:00 am Comprehensive RISC-V Solutions For AioT 面向AIoT的基于RISC-V的完整解决方案 Charlie Su, Andes Technology Corporation Slides
9:25 am The SCR Family Of RISC-V Compatible Processor IP 兼容RISC-V的SCR处理器系列IP核 Pavel Khabarov, Syntacore Slides
9:50 am Introducing The New IP Series By SiFive 来自SiFive的全新IP系列 Jack Kang, SiFive Slides
10:15 am Networking Break 茶歇
10:45 am Enhancements To Tools For Automated Generation Of RISC-V Processors 增强的RISC-V处理器自动化生成工具 Zdenek Prikryl, Codasip Slides
11:10 am Ultra-Low-Power Open-Source Core To Boost The Spread of RISC-V In China 超低功耗开源处理器核助力RISC-V在中国的爆发 Bob Hu, Open Source HummingBird E203 RISC-V Processor Core Group Slides
11:35 am HWPE: A CNN Accelerator For RISC-V HWPE: 一个为RISC-V实现的CNN加速器 Hao Chen, Peking University and Qiang Chen, Peking University Slides
11:45 am Panel Discussion 圆桌讨论”Ask Any Question About RISC-V” Charlie Su, Andes Technology Corporation
12:15 pm Networking Lunch 午餐
1:25 pm Using RISC-V In High Computing, Ultra-low Power, Programmable Circuits For Inference On Battery Operated Edge Devices 面向边缘计算的,基于RISC-V的高性能、超低功耗应用处理器及其架构 Martin Croome, Greenwaves Technologies Slides
1:50 pm OpenPrefetch: Let There Be Industry-Competitive Prefetching In RISC-V Processors OpenPrefetch – 构造一个工业级的RISC-V处理器预取方案 Bowen Huang, Institute of Computing Technology, Chinese Academy of Sciences and Yungang Bao, ICT Slides
2:15 pm Ways To Reduce RISC-V Soft Processor Footprint 减少RISC-V软核处理器资源占用的若干方法 Ruigang Wan, Chengdu University Slides
2:30 pm Firmware Freedom: Coreboot For RISC-V 自由的固件: Coreboot的RISC-V移植 Xiang Wang, TYA infotech and Shawn Chang, HardenedLinux Slides
2:55 pm Defeating The Recent AnC Attack In RISCV SoC 在RISC-V SoC中防御新近出现的AnC攻击 Rui Hou, Chinese Academy of Sciences and Xiaoxin Lin, Chinese Academy of Sciences Slides
3:20 pm Networking Break 茶歇
3:50 pm Fedora On RISC-V – Status Update Fedora在RISC-V上的最新进展 Wei Fu, Red Hat Slides
4:15 pm SylixOS (SMP RTOS) Running On RISC-V 面向对称多处理器的RTOS SylixOS的RISC-V移植 JinXing Jiao, ACOINFO Slides
4:40 pm RT-Thread/RISC-V RT-Thread的RISC-V移植 Yongxiang Liang, RT Thread and Bernard Xiong, RT Thread Slides
5:05 pm Deep Learning Showcased On RISC-V With Linux Using The Mi-V Unleashed Kit 在Mi-V Unleashed Kit上的基于Linux/RISC-V的深度学习演示 Krishnakumar R, Microsemi Slides
5:30 pm Perf-V Creative Board Designed For The RISC-V Community With Future Ecosystem Support 为RISC-V社区设计的Perf-V创意开发板及其未来生态支持 Hualong Zhao, Perfxlab company Slides
5:45 pm Closing Session 总结

Stay Connected With RISC-V

We send occasional news about RISC-V technical progress, news, and events.